## Understanding Operating Systems Fifth Edition

Chapter 3
Memory Management:
Virtual Memory

#### **Learning Objectives**

After completing this chapter, you should be able to describe:

- The basic functionality of the memory allocation methods covered in this chapter: paged, demand paging, segmented, and segmented/demand paged memory allocation
- The influence that these page allocation methods have had on virtual memory

Understanding Operating Systems, Sixth Edition

\_

#### Learning Objectives (cont'd.)

- The difference between a first-in first-out page replacement policy, a least-recently-used page replacement policy, and a clock page replacement policy
- The mechanics of paging and how a memory allocation scheme determines which pages should be swapped out of memory

Understanding Operating Systems, Sixth Edition

3

#### Learning Objectives (cont'd.)

- The concept of the working set and how it is used in memory allocation schemes
- The impact that virtual memory had on multiprogramming
- Cache memory and its role in improving system response time

Understanding Operating Systems, Sixth Edition

.

#### Introduction

- · Evolution of virtual memory
  - Paged, demand paging, segmented, segmented/demand paging
  - Foundation for current virtual memory methods
- · Improvement areas
  - Continuous program storage
  - Placement of entire program in memory during execution
  - Fragmentation
  - Overhead due to relocation

Understanding Operating Systems, Sixth Edition

#### Introduction (cont'd.)

- · Page replacement policies
  - First-In First-Out
  - Least Recently Used
    - · Clock replacement and bit-shifting
  - Mechanics of paging
  - The working set
- · Virtual memory
  - Concepts and advantages
- · Cache memory
  - Concepts and advantages

Understanding Operating Systems, Sixth Edition

#### **Paged Memory Allocation**

- · Divides each incoming job into pages of equal size
- Best condition
  - Page size = Memory block size (page frames) = Size of disk section (sector, block)
    - Sizes depend on operating system and disk sector size
- · Memory manager tasks prior to program execution
  - Determines number of pages in program
  - Locates enough empty page frames in main memory
  - Loads all program pages into page frames

Understanding Operating Systems, Sixth Edition

#### Paged Memory Allocation (cont'd.)

- · Program: stored in noncontiguous page frames
  - Advantages: more efficient memory use; compaction scheme eliminated (no external fragmentation)
  - New problem: keeping track of job's pages (increased operating system overhead)

Understanding Operating Systems, 7e

8

#### Paged Memory Allocation (cont'd.) (figure 3.1) In this example, each page frame can hold Operating System First 100 bytes Page ( 100 bytes. This job, at 350 bytes long, is Second 100 bytes Page 1divided among four Job 1–Page 2 Third 100 bytes Page 2 page frames with internal fragmentation Remaining 50 byte: Page 3 in the last page frame. Wasted space © Cengage Learning 2014 Job 1-Page 1 Job 1–Page 3 Understanding Operating Systems, 7e



#### Paged Memory Allocation (cont'd.)

- Internal fragmentation: job's last page frame only
- Entire program: required in memory during its execution
- Three tables for tracking pages: Job Table (JT), Page Map Table (PMT), and Memory Map Table (MMT)
  - Stored in main memory: operating system area

Understanding Operating Systems, 7e

11

#### Paged Memory Allocation (cont'd.)

- Three tables for tracking pages
  - Job Table (JT)
    - Size of job
    - Memory location where its PMT is stored
  - Page Map Table (PMT)
    - · Page number
    - Corresponding page frame memory address
  - Memory Map Table (MMT)
    - · Location for each page frame
    - Free/busy status

Understanding Operating Systems, Sixth Edition





#### Paged Memory Allocation (cont'd.)

- Displacement (offset) of a line
  - Line distance from beginning of its page
  - Locates line within its page frame
  - Relative value
- Determining page number and displacement of a line
  - Divide job space address by the page size
  - Page number: integer quotient from the division

15

- Displacement: remainder from the division

Understanding Operating Systems, Sixth Edition



## Determining Displacement and Page Number

- Example:
  - Page size = 100 (lines)
  - Address of line 214:
    - Page number = quotient(214/100) = 2
    - Displacement = remainder(214/100) = 14

Understanding Operating Systems, Sixth Edition

#### Paged Memory Allocation (cont'd.)

- Instruction: determining exact location in memory
  - Step1: Determine page number/displacement of line
  - Step 2: Refer to the job's PMT
    - Determine page frame containing required page
  - Step 3: Obtain beginning address of page frame
    - Multiply page frame number by page frame size
  - Step 4: Add the displacement (calculated in first step) to starting address of the page frame
- · Address resolution (address translation)
  - Job space address (logical) → physical address (absolute)

Understanding Operating Systems, 7e





#### Paged Memory Allocation (cont'd.)

- Advantages
  - Allows job allocation in noncontiguous memory
    - · Efficient memory use
- Disadvantages
  - Increased overhead from address resolution
  - Internal fragmentation in last page
  - Must store entire job in memory location
- · Page size selection is crucial
  - Too small: generates very long PMTs
  - Too large: excessive internal fragmentation

22

24

Understanding Operating Systems, Sixth Edition

#### **Demand Paging Memory Allocation**

- · Pages brought into memory only as needed
  - Removes restriction: entire program in memory
  - Requires high-speed page access
- · Exploits programming techniques
  - Modules written sequentially
  - All pages not necessary needed simultaneously
  - Examples
    - User-written error handling modules
    - Mutually exclusive modules
    - Certain program options: mutually exclusive or not accessible

Understanding Operating Systems, Sixth Edition

23

 When using one module the others are usually not required.

File Edit View Document Comments Forms Tools Advanced Window Help

Understanding Operating Systems, Sixth Edition

#### Demand Paging (cont'd.)

- Allowed for wide availability of virtual memory concept
  - Provides appearance of almost infinite or nonfinite physical memory
  - Jobs run with less main memory than required in paged memory allocation scheme
  - Requires high-speed direct access storage device
     Works directly with CPU
  - Swapping: how and when pages passed between memory and secondary storage
    - Depends on predefined policies

Understanding Operating Systems, Sixth Edition

#### Demand Paging (cont'd.)

- · Memory Manager requires three tables
- Job Table
- · Page Map Table:
  - First field: page requested already in memory?
  - Second field: page contents modified?
  - Third field: page referenced recently?
  - Fourth field: frame number
- · Memory Map Table

Understanding Operating Systems, Sixth Edition

| Job 1 | PMT | Plage 0 | Plage 1 | Plage 2 | Plage 3 | Plage 1 | Plage 0 | Plage 0 | Plage 1 | Plage 0 |

### Demand Paging (cont'd.)

- Swapping Process
  - Exchanges resident memory page with secondary storage page
  - Involves
    - Copying resident page to disk (if it was modified)
    - Writing new page into the empty page frame
  - Requires close interaction between:
    - · Hardware components
    - Software algorithms
    - Policy schemes

Understanding Operating Systems, Sixth Edition

# Demand Paging Memory Allocation (cont'd.)

- · Hardware components:
  - Generate the address: required page
  - Find the page number
  - Determine page status: already in memory
- Page fault: failure to find page in memory
- Page fault handler: part of operating system
  - Determines if empty page frames in memory
    - · Yes: requested page copied from secondary storage
    - No: swapping (dependent on the predefined policy)

Understanding Operating Systems, 7e

29

#### Hardware Instruction Processing

- 1. Start processing instructions
- 2. Generate data address
- 3. Compute page number
- If page is in memory, then get data and finish instruction advance to next instruction return to step 1

Else

generate page interrupt call page fault handler

End I

Understanding Operating Systems, Sixth Edition

30

26

28

#### The cost of a page fault

- Let
  - $T_m$  be the main memory access time
  - $T_d$  the disk access time
  - f the page fault rate
  - $\textit{T}_{\textit{a}}$  the average access time of the VM

$$T_a = (1 - f) T_m + f(T_m + T_d) = T_m + f T_d$$

#### Example

• Assume  $T_m = 70 \text{ ns}$  and  $T_d = 7 \text{ ms}$ 

| f                | $T_a$                                                    |
|------------------|----------------------------------------------------------|
| 10 <sup>-3</sup> | $= 70 \text{ns} + 7 \text{ms} / 10^3 = 7,070 \text{ ns}$ |
| 10-4             | = 70ns + 7ms/ 10 <sup>4</sup> = 770 ns                   |
| 10 <sup>-5</sup> | $= 70 \text{ns} + 7 \text{ms} / 10^5 = 140 \text{ ns}$   |
| 10 <sup>-6</sup> | = 70ns + 7ms/ 10 <sup>6</sup> = 77ns                     |

#### Conclusion

 Demand paging (virtual memory) works best when page fault rate is less than a page fault per 100,000 instructions

# Demand Paging Memory Allocation (cont'd.)

- · Tables updated when page swap occurs
  - PMT for both jobs (page swapped out; page swapped in) and the MMT
- Thrashing
  - Excessive page swapping: inefficient operation
  - Main memory pages: removed frequently; called back soon thereafter
  - Occurs across jobs
    - · Large number of jobs: limited free pages
  - Occurs within a job
    - Loops crossing page boundaries

Understanding Operating Systems, 7e



(figure 3.6) Asume only one empty page available
An example of demand paging that causes a page swap each time the
loop is executed and results in thrashing. If only a single page frame is
available, this program will have one page fault each time the loop is

executed. © Cengage Learning 2014

Understanding Operating Systems, 7e

36

### Demand Paging (cont'd.)

- Advantages
  - Job no longer constrained by the size of physical memory (concept of virtual memory)
  - Utilizes memory more efficiently than previous schemes
  - Faster response
- · Disadvantages
  - Increased overhead caused by tables and page interrupts

Understanding Operating Systems, Sixth Edition

37

35

# Page Replacement Policies and Concepts

- Policy to select page removal
  - Crucial to system efficiency
- · Page replacement polices
  - First-In First-Out (FIFO) policy
    - Best page to remove is one in memory longest
  - Least Recently Used (LRU) policy
    - · Best page to remove is least recently accessed
- · Mechanics of paging concepts
- · The working set concept

Understanding Operating Systems, Sixth Edition





#### First-In First-Out

- · Removes page in memory the longest
- Efficiency
  - Failure rate: Ratio of page interrupts to page requests
  - FIFO example: not so good
    - Failure rate is 9/11 or 82%
    - Success Rate 2/11 or 18%
- · FIFO anomaly
  - More memory does not lead to better performance

43

45

Understanding Operating Systems, Sixth Edition

### 

#### Least Recently Used

- · Removes page least recently accessed
- · Efficiency
  - Causes either decrease in or same number of interrupts
  - Slightly better (compared to FIFO): 8/11 or 73%
  - Increasing main memory will cause either a decrease in or the same number of page interrupts
  - Does not experience FIFO anomaly

Understanding Operating Systems, Sixth Edition



#### Least Recently Used (cont'd.)

- · Two variations
  - Clock replacement technique
    - · Circular queue: pointer steps through active pages'
    - · Paced according to the computer's clock cycle
  - Bit-shifting technique
    - Uses 8-bit reference byte and bit-shifting technique
    - Tracks usage of each page currently in memory

Understanding Operating Systems, Sixth Edition

47

#### Clock Page Replacement

- · Implementation
  - A circular queue and a pointer
  - Reference bits
- Replacement
  - If its reference bit is zero, page is targeted for removal
  - If its reference bit is one, set to zero and move to the next page.

Understanding Operating Systems, Sixth Edition

#### Clock Replacement (Multics)



Understanding Operating Systems, Sixth Edition

#### Variations of Clock Replacement

- · When memory is overused, hand of clock moves too fast to find pages to be expelled
  - Too many resets
  - Too many context switches
- Berkeley UNIX limited CPU overhead of policy to 10% of CPU time
  - No more than 300 page scans/second

Understanding Operating Systems, Sixth Edition

50

#### Evolution of the policy

- In mid 1980s memory sizes started to grow. Hand clock was taking too much time to scan the whole memory.
- By the late 80's a *two-hand policy* was introduced:
  - First hand resets simulated PR bit
  - Second hand follows first at constant angle and expels all pages whose PR bit = 0

Understanding Operating Systems, Sixth Edition



#### Bit-Shifting Technique

- When page is first copied to memory, leftmost bit of its reference byte is zero. And all others set to zero
- At each specific time interval all bits are shifted to right
- Each time the page is referenced leftmost bit is set to 1
- When page fault occurs the one with the smallest value is expelled.

53

55

57

Understanding Operating Systems, Sixth Edition



#### Mach Policy (I, 1980s)

- Mach divides its main memory into a pool of page frames shared by all processes and one global queue from which pages can be reclaimed.
- Pool of page frames are managed according to Global FIFO policy.
- Expelled pages go to the end of a global LRU queue where they wait before being actually expelled from main memory
  - Can be **rescued** if they were **expelled by error**
  - FIFO policy makes many errors

Understanding Operating Systems, Sixth Edition



#### The Mechanics of Paging for LRU

- Page swapping
  - Memory manager requires specific information:
     Page Map Table

| Page No. | Status Bit | Modified Bit | Referenced Bit | Page Frame No. |
|----------|------------|--------------|----------------|----------------|
| 0        | 1          | 1            | 1              | 5              |
| 1        | 1          | 0            | 0              | 9              |
| 2        | 1          | 0            | 0              | 7              |
| 3        | 1          | 0            | 1              | 12             |

#### (table 3.3)

Page Map Table for Job 1 shown in Figure 3.5. A 1 = Yes and 0 = No.

A 1 = Yes and 0 = No.

Understanding Operating Systems, 7e

#### The Mechanics of Paging (cont'd.)

- · Page map table bit meaning
  - Status bit
    - · Indicates if page currently in memory
  - Referenced bit
    - Indicates if page referenced recently
    - Used by LRU to determine page to swap
  - Modified bit
    - Indicates if page contents altered
    - Used to determine if page must be rewritten to secondary storage when swapped out
- Four combinations of modified and referenced bits

Understanding Operating Systems, Sixth Edition

| not in men                   | nory                                                        | 0                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                              |
|------------------------------|-------------------------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| resides in me                |                                                             |                        | not modified                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0                                                                                                                                                                                                                 | not called                                                                                                                                                                                                                                                                                                   |
|                              | emory                                                       | 1                      | was modified                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                                                                                                                                                                                 | was called                                                                                                                                                                                                                                                                                                   |
|                              | 2014                                                        |                        | · ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                              |
| 0                            | 0                                                           | 1                      | lot modified AND n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ot referenced                                                                                                                                                                                                     | i                                                                                                                                                                                                                                                                                                            |
| 0                            | 1                                                           | 1                      | lot modified BUT w                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | as reference                                                                                                                                                                                                      | d                                                                                                                                                                                                                                                                                                            |
| 1                            | 0                                                           | V                      | Vas modified BUT n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ot reference                                                                                                                                                                                                      | d [Impossible                                                                                                                                                                                                                                                                                                |
| 1                            | 1                                                           | ٧                      | Vas modified AND w                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | as reference                                                                                                                                                                                                      | ed                                                                                                                                                                                                                                                                                                           |
| g of each.<br>ige Learning 2 | 2014                                                        |                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ed bits and                                                                                                                                                                                                       | l the                                                                                                                                                                                                                                                                                                        |
|                              | Modified?  0 0 1 1 5) ssible combing of each. ge Learning 2 | Modified?   Referenced | Modified?         Referenced?           0         0         N           1         0         V           1         1         V           15         0         0         V           10         0         0         V           1         0         0         V           1         0         0         V           1         0         0         V           1         0         0         V           1         0         0         V           1         0         0         V           1         0         0         V           2         0         0         0           3         0         0         0           4         0         0         0         0           5         0         0         0         0         0           6         0         0         0         0         0         0         0           6         0         0         0         0         0         0         0         0         0         0         0         0         0 | Modified? Referenced? What  o o Not modified AND not  o 1 Not modified BUT not  1 0 Was modified BUT not  1 1 Was modified AND not  5) ssible combinations of modified and references g of each. ge Learning 2014 | Modified? Referenced? What it Means  o o Not modified AND not referenced o 1 Not modified BUT was referenced 1 o Was modified BUT not referenced 1 1 Was modified BUT not referenced 1 1 Was modified AND was referenced 5) sible combinations of modified and referenced bits and of each. ge Learning 2014 |

#### The Working Set

- Set of pages residing in memory accessed directly without incurring a page fault
  - Improves performance of demand page scheme
- · Requires concept of "locality of reference"
  - Occurs in well-structured programs
    - Only small fraction of pages needed during program execution
  - Working set changes as job moves
    - Initialize job
    - · Repeated calculations
    - · Output devices
    - · Finalize and close the job

Understanding Operating Systems, Sixth Edition

60



#### Limitation of Working Set

- The very high cost of the hardware required to detect which pages belong to the working set of a process and which pages should be expelled.
- · Time sharing systems considerations
  - Must track every working set's size and identity
- System decides
  - Number of pages comprising working set
  - Maximum number of pages allowed for a working set

Understanding Operating Systems, Sixth Edition

62

### Segmented Memory Allocation

- · Each job divided into several segments
  - Segments are different sizes
  - One for each module containing related functions
- · Reduces page faults
  - Segment's loops not split over two or more pages
- Main memory no longer divided into page frames
  - Now allocated dynamically
- Program's structural modules determine segments
  - Each segment numbered when compiled/assembled
  - Segment Map Table (SMT) generated

Understanding Operating Systems, Sixth Edition







# Segmented Memory Allocation (cont'd.)

- · Memory Manager tracks segments using tables
  - Job Table
    - Lists every job in process (one for whole system)
  - Segment Map Table
    - · Lists details about each segment (one for each job)
  - Memory Map Table
    - Monitors allocation of main memory (one for whole system)
- · Instructions with segments ordered sequentially
- · Segments not necessarily stored contiguously

Understanding Operating Systems, Sixth Edition

# Segmented Memory Allocation (cont'd.)

- · Addressing scheme requirement
  - Segment number and displacement
- Advantages
  - Internal fragmentation is removed
  - Memory allocated dynamically
- Disadvantages
  - Difficulty managing variable-length segments in secondary storage
  - External fragmentation

Understanding Operating Systems, Sixth Edition

68

#### Segmented/Demand Paged Memory Allocation

- · Subdivides segments into pages of equal size
  - Smaller than most segments
  - More easily manipulated than whole segments
  - Logical benefits of segmentation
  - Physical benefits of paging
- · Segmentation problems removed
  - Compaction, external fragmentation, secondary storage handling
- · Addressing scheme requirements
  - Segment number, page number within that segment, and displacement within that page

Understanding Operating Systems, Sixth Edition

39

67

# Segmented/Demand Paged Memory Allocation (cont'd.)

- · Scheme requires four tables
  - Job Table
    - Lists every job in process (one for the whole system)
  - Segment Map Table
    - Lists details about each segment (one for each job)
  - Page Map Table
    - Lists details about every page (one for each segment)
  - Memory Map Table
    - Monitors allocation of page frames in main memory (one for the whole system)

Understanding Operating Systems, Sixth Edition



#### Virtual Memory

- Allows program execution even if not stored entirely in memory
- Requires cooperation between:
  - Memory Manager: tracks each page or segment
  - Processor hardware: issues the interrupt and resolves the virtual address
- Advantages
  - Job size not restricted to size of main memory
  - Allows an unlimited amount of multiprogramming

#### Virtual Memory (cont'd.)

- · Advantages (cont'd.)
  - Allows the sharing of code and data
  - Facilitates dynamic linking of program segments
  - Job size is no longer restricted
  - Allowed multiprogramming
  - Memory used more efficiently
- Disadvantages
  - Increased processor hardware costs
  - Increased overhead for handling paging interrupts
  - Increased software complexity to prevent thrashing

Understanding Operating Systems, Sixth Edition

| Virtual Memory with Paging                                            | Virtual Memory with Segmentation                                                        |
|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| Allows internal fragmentation within page frames                      | Doesn't allow internal fragmentation                                                    |
| Doesn't allow external fragmentation                                  | Allows external fragmentation                                                           |
| Programs are divided into equal-sized pages                           | Programs are divided into unequal-sized segments that contain logical groupings of code |
| The absolute address is calculated using page number and displacement | The absolute address is calculated using<br>segment number and displacement             |
| Requires Page Map Table (PMT)                                         | Requires Segment Map Table (SMT)                                                        |

© Cengage Learning 2014

Understanding Operating Systems, 7e

76

### Cache Memory

- · Small high-speed intermediate memory unit
- Performance of computer system increased
  - Memory access time significantly reduced
  - Faster processor access compared to main memory
  - Stores frequently used data and instructions
- Two levels of cache ( even 3 in some processors)
  - L2: Connected to CPU; contains copy of bus data
  - L1: Pair built into CPU; stores instructions and data
- · Data/instructions move from main memory to cache
  - Uses methods similar to paging algorithms

Understanding Operating Systems, Sixth Edition





### Cache Memory (cont'd.)

- · Four cache memory design factors
  - Cache size, block size, block replacement algorithm (or without algorithm) , and rewrite policy
- An optimal selection of cache and replacement algorithm necessary
  - May lead to 80-90% of all requests in cache
- · Efficiency measures
  - Cache hit ratio (h)
    - Percentage of total memory request found in cache
  - Miss ratio (1-h)
  - Average memory access time
    - AvgCacheAccessTime + (1-h) \* AvgMemACCTime

Understanding Operating Systems, Sixth Edition

- -

#### Cache Memory (cont'd.)

- Cache hit ratio
   HitRatia = manber of requests found in the cache total manber of requests
- Average memory access time Avg\_Mem\_AccTime
  - = Avg\_Cache\_AccessTime + (1 HitRatio)
  - \* Avg\_MainMem\_AccTime
- Assume
  - Avg\_Cache\_AccessTime = 200 ns
  - Avg\_MainMem\_AccTime = 1000 ns
  - Hit ratio = 90%(optimal selection of cance size and

Understanding Operating Systems, 7e

81

Computer Organization and Architecture: Themes and Variations, 1st Edition Clements

Cache Memory Organization

### Fully Associative Mapped Cache

We would like a cache that places no restrictions on what data it can contain; that is, data in the cache can come from anywhere within the main store.

Such a cache uses associative memory that can store data anywhere in it because data is accessed by its *value* and not its *address* (location).





mputer Organization and Architecture: Themes and Variations, 1st Edition

True associative memory requires that we access all elements in parallel to locate the line with the matching key.

This requires parallel access. If we have a million locations, we need to perform a million comparisons in parallel.

Current technology does not permit this (other than for very small associative memories).

Consequently, fully-associative memory cannot be economically constructed.

Furthermore, associative memories require data replacement algorithms because when the cache is full, it is necessary to determine which old entry is ejected when new data is accepted. Computer Organization and Architecture: Themes and Variations, 1st Edition

#### Direct Mapped Cache

The easiest way organize a cache memory employs *direct mapping* that relies on a simple algorithm to map data block *i* from the main memory into data block i in the cache.

In a direct mapped cache, the lines are arranged into units called *sets*, where the size of a set is the same size as the cache.

For example, a computer with a 16 MB memory and a 64 KB cache would divide the memory into 16 MB/64 KB = 256 sets.

To illustrate how direct-mapped cache works, we'll create a memory with 32 words (bytes) accessed by a 5-bit address that has a cache holding 8 words.

The number of sets is memory size/cache size = 32/8 = 4 sets.

A 5-bit address is  $s_1, s_0, l_1, l_0, w$  where the s bits define the set, the l bits define the line and the w bit defines the word.









Computer Organization and Architecture: Themes and Variations, 1st Edition Clements

Figure below provides a way of viewing a direct-mapped cache where the main store is depicted as a matrix of dimension set x line.

FIGURE 9.12 Alternative view of the arrangement of data in a direct-mapped cache

Main memory

Line 0

Line 1

Set 0 Set 1 Set 2 Set 3

© 2014

Computer Organization and Architecture: Themes and Variations, 1st Edition Clements

Advantages of Direct Mapped Cache

The direct mapped cache requires no complex line replacement algorithm.

If line x in set y is accessed and a miss takes place, line x from set y in the main store is loaded into the frame for line x in the cache memory.

No decision concerning which line from the cache is to be rejected has to be made when a new line is to be loaded.

An advantage of direct-mapped cache is its inherent parallelism.

Since the cache memory holding the data and the cache tag RAM are independent, they can both be accessed simultaneously.

Computer Organization and Architecture: Themes and Variations, 1st Edition

Clomonto

## Disadvantages of Direct Mapped Cache

The disadvantage of direct-mapped cache is its sensitivity to the location of the data to be cached.

We can relate this to the domestic address book that has, say, one slot for each letter of the alphabet.

If you already have a friend whose surname begins with S, you have a problem the next time you meet someone whose name also begins with S.

It's annoying because the Q and X slots are entirely empty.

Because only one line with the number x may be in the cache at any instant, accessing data from a different set but with the same line number will always flush the current occupant of line x in the cache.

Computer Organization and Architecture: Themes and Variations, 1st Edition

© 2014 Cengage Learning Engineering. All Rights

\_\_\_\_

92

Figure 9.14 illustrates the operation of very simple hypothetical directmapped cache in a system with a 16-word main store and an 8-word directmapped cache.

Only accesses to instructions are included to simplify the diagram. This cache can hold lines from one of two sets.

We've labeled cache lines 0 to 7 on the left in black.

On the right we've put labels 8 to 15 in blue to demonstrate where lines 8 to 15 from memory locations are cached. The line size is equal to the wordlength and we run the following code.

LDR r1,(r3) ;Load r1 from memory location pointed at by r3
LDR r2,(r4) ;Load r2 from memory location pointed at by r4
BL Adder ;Call a subroutine

B XYZ ;

Adder ADD r1,r2,r1 ;Add r1 to r2

MOV pc,lr ;Return

© 2014



Computer Organization and Architecture: Themes and Variations, 1st Edition

n Clements

Figure 9.14 shows only instruction fetch cycles.

Figure 9.14(a) shows the initial state of the system.

Figures 9.14(b) to (d) show the fetching of the first three instructions, each of which is loaded into a consecutive cache location.

When the subroutine is called in Figure 9.14(d), a branch is made to the instruction at location 10.

In this direct-mapped cache, line 10 is the same as line 2.

Consequently, in Figure 9.14(e) the ADD overwrites the B instruction in line 2 of the cache.

This is called a *conflict miss* because it occurs when data can't be loaded into a cache because its target location is already occupied.

Computer Organization and Architecture: Themes and Variations, 1st Edition

In Figure 9.14(f) the MOV  $\mathbf{pc}$ ,Ir instruction in line 11 is loaded into line 3 of the cache.

Finally, in Figure 9.14(g) the return is made and the B XYZ instruction in line 3 is loaded in line 3 of the cache, displacing the previous cached value.

Figure 9.14 demonstrates that even in a trivial system, elements in a direct mapped cache can be easily displaced.

If this fragment of code were running in a loop, the repeated displacement of elements in the cache would degrade the performance.

© 2014

Computer Organization and Architecture: Themes and Variations, 1st Edition

#### Set-associative Cache

The direct-mapped cache we've just described is easy to implement and doesn't require a line(page)-replacement algorithm.

However, it, doesn't allow two lines with the same number from different sets to be cached at the same time.

The fully associative cache places no restriction on where data can be located, but it requires a means of choosing which line(page) to eject once the cache is full. Moreover, any reasonably large associative cache would be too expensive to construct.

The set-associative cache combines the best features of both these types of ache and is not expensive to construct. Consequently, it is the form of cache found in all computers.

A direct mapped cache has only one location for each line i. If you operate two direct mapped caches in parallel, line i can go in either cache. If you have n direct mapped caches operating in parallel, line i can go in one of ilocations. That is an n-way set-associative cache.

© 2014

In an n-way set-associative cache there are n possible cache locations that a given line can be loaded into.

Typically, n is in the range 2 to 8.

Figure 9.15 illustrates the structure of a four-way set-associative cache that consists of four direct-mapped caches operated in parallel.



Computer Organization and Architecture: Themes and Variations, 1st Edition

#### Example - Cache Size

A 4-way set associative cache uses 64-bit words. Each cache line is composed of 4 words. There are 8,192 lines. How big is the cache?

- 1. The cache has lines of four 64-bit words; that is, 32 bytes/line.
- 2. There are 8,192 lines giving  $8,192 \times 32 = 2^{18}$  bytes per direct-mapped
- 3. The associatively is four which means there are four direct-mapped caches in parallel, giving 4 x 256K = 1Mbyte of cache memory.

Computer Organization and Architecture: Themes and Variations, 1st Edition

Figure 9.16 repeats the previous example with a set-associative cache that has 4 lines/cache, or 8 lines in total. A line may be cached in the upper (light blue) or lower (dark blue) direct-mapped cache.

Everything is the same until 9.16(e) when ADD r1,r2,r1 at address 10 is mapped onto line 2 (set size 4) currently occupied by BL Adder.

The corresponding location in the second cache in the associative pair is free and, therefore, the instruction can be cached in location 2 of the lower cache without ejecting line 2 from the upper cache.

In 9.16(f) the MOV pc,Ir has a line 3 address and is cached in the upper cache. When the B XYZ instruction in line 3 of the main memory is executed, line 3 in the upper cache is taken and it is placed in line 3 in the lower cache.

© 2014







#### Categories of miss

- When calculating the efficiency of a cache system, we are interested in the hit rate because it's the hits that make the cache effective.
- When designing cache systems we are interested in the miss ratio because there is only one source of hits (the data was in the cache), whereas there are several sources of misses. We can improve cache performance by asking, "Why wasn't the data that resulted in the miss not already in the cache?"

Understanding Operating Systems, Sixth Edition

105

#### Types of miss

- · Cache misses are divided into three classes,
  - compulsory,
  - capacity
  - conflict.
- The compulsory miss cannot be avoided. A
  compulsory miss occurs because of the inevitable
  miss on the first access to a block of data. Some
  processors do avoid the compulsory miss by
  anticipating an access to data and bringing it into
  cache before it is required. This is a form of prefetching mechanism.

Understanding Operating Systems, Sixth Edition

106

#### Types of miss

- · Another cause of a miss is the capacity miss.
- In this case a miss takes place because the working set (i.e., the lines that make up the current program) is larger than the cache and all the required data cannot reside in the cache.
- If the program is sufficiently large, there comes a point when the cache is full and the next access causes a capacity miss.
- Now the system has to load new data into the cache and eject old data to make room.

Understanding Operating Systems, Sixth Edition

107

#### Types of miss

- · A third form of cache miss is the conflict miss.
- This is the most wasteful type of miss because it happens when the cache is not yet full, but the new data has to be rejected because of the side effects of cache organization.
- A conflict miss occurs in an m-way associative cache when all m associative pages already contain a line i and a new line i is to be cached. Conflict misses account for between 20% and 40% of all misses in direct mapped systems.

Understanding Operating Systems, Sixth Edition

#### Summary

- · Paged memory allocation
  - Efficient use of memory
  - Allocate jobs in noncontiguous memory locations
  - Problems
    - · Increased overhead
    - · Internal fragmentation
- · Demand paging scheme
  - Eliminates physical memory size constraint
  - LRU provides slightly better efficiency (compared to FIFO)
- · Segmented memory allocation scheme
  - Solves internal fragmentation problem

Understanding Operating Systems, Sixth Edition

109

### Summary (cont'd.)

- Segmented/demand paged memory
  - Problems solved
    - Compaction, external fragmentation, secondary storage handling
- · Virtual memory
  - Programs execute if not stored entirely in memory
  - Job's size no longer restricted to main memory size
- · Cache memory
  - CPU can execute instruction faster

Understanding Operating Systems, Sixth Edition

| Scheme                               | Problem Solved            | Problem Created                                                                                                | Key Software Changes                                  |
|--------------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| Single-user<br>contiguous            | Not applicable            | Job size limited to<br>physical memory size;<br>CPU often idle                                                 | Not applicable                                        |
| Fixed partitions                     | Idle CPU time             | Internal fragmentation;<br>job size limited to<br>partition size                                               | Add Processor<br>Scheduler; add<br>protection handler |
| Dynamic<br>partitions                | Internal<br>fragmentation | External fragmentation                                                                                         | Algorithms to manage<br>partitions                    |
| Relocatable<br>dynamic<br>partitions | External<br>fragmentation | Compaction overhead;<br>job size limited to<br>physical memory size                                            | Algorithms for compaction                             |
| Paged                                | Need for compaction       | Memory needed<br>for tables; Job size<br>limited to physical<br>memory size; internal<br>fragmentation returns | Algorithms to manage tables                           |

|                            | Problem Solved                                                   | Problem Created                                                                                                              | Key Software Changes                                                                    |
|----------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| Demand<br>paged            | Job size limited<br>to memory<br>size; inefficient<br>memory use | Large number of<br>tables; possibility of<br>thrashing; overhead<br>required by page<br>interrupts; paging<br>hardware added | Algorithm to replace<br>pages; algorithm to<br>search for pages in<br>secondary storage |
| Segmented                  | Internal<br>fragmentation                                        | Difficulty managing<br>variable-length<br>segments in secondary<br>storage; external<br>fragmentation                        | Dynamic linking<br>package; two-<br>dimensional<br>addressing scheme                    |
| Segmented/<br>demand paged | Segments not<br>loaded on<br>demand                              | Table handling<br>overhead; memory<br>needed for page<br>and segment tables                                                  | Three-dimensional addressing scheme                                                     |

| (table 3.7)                                                                                         | Scheme                               | Problem Solved                                                                                                                                  | Problem Created                                                                                                                   | Changes in Software                                                                     |
|-----------------------------------------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| Comparison of the memory allocation of the memory allocation schemes discussed in Chapters 2 and 3. | Single-user<br>contiguous            |                                                                                                                                                 | Job size limited to<br>physical memory size;<br>CPU often idle                                                                    | None                                                                                    |
|                                                                                                     | Fixed partitions                     | Idle CPU time                                                                                                                                   | Internal fragmentation;<br>Job size limited to<br>partition size                                                                  | Add Processor Scheduler<br>Add protection handler                                       |
|                                                                                                     | Dynamic partitions                   | Internal<br>fragmentation                                                                                                                       | External fragmentation                                                                                                            | None                                                                                    |
|                                                                                                     | Relocatable<br>dynamic<br>partitions | Internal<br>fragmentation                                                                                                                       | Compaction overhead;<br>Job size limited to<br>physical memory size                                                               | Compaction algorithm                                                                    |
|                                                                                                     | Paged                                | Need for compaction                                                                                                                             | Memory needed for<br>tables;<br>Job size limited to<br>physical memory size;<br>Internal fragmentation<br>returns                 | Algorithms to handle<br>Page Map Tables                                                 |
|                                                                                                     | Demand paged                         | lob size no longer<br>limited to<br>memory size;<br>More efficient<br>memory use;<br>Allows large-scale<br>multiprogramming<br>and time-sharing | Larger number of tables;<br>Possibility of thrashing:<br>Overhead required by<br>page interrupts;<br>Necessary paging<br>hardware | Page replacement<br>algorithm;<br>Search algorithm for<br>pages in secondary<br>storage |
|                                                                                                     | Segmented                            | Internal<br>fragmentation                                                                                                                       | Difficulty managing<br>variable-length segments<br>in secondary storage;<br>External fragmentation                                | Dynamic linking package<br>Two-dimensional<br>addressing scheme                         |
|                                                                                                     | Segmented/<br>demand paged           | Large virtual<br>memory;<br>Segment loaded<br>on demand                                                                                         | Table handling overhead;<br>Memory needed for page<br>and segment tables                                                          | Three-dimensional<br>addressing scheme                                                  |